Cellular PPAC (Power, Performance Area and Cost) Engineer

  • Apple
  • San Diego, California
  • Full Time

Job Summary

Summary Posted: Aug 12, 2025 Role Number: 20... Apple is where individual imaginations gather together, committing to the values that lead to great work. Every new product we build, service we create, or Apple Store experience we deliver is the result of us making each others ideas stronger. That happens because every one of us shares a belief that we can make something wonderful and share it with the world, changing lives for the better. Its the diversity of our people and their thinking that inspires the innovation that runs through everything we do. When we bring everybody in, we can do the best work of our lives. Here, youll do more than join something youll add something.Do you excel at crafting elegant solutions to complex challenges? Do you naturally prioritize the significance of every detail? As a member of our Hardware Technologies group, you'll contribute to designing, optimizing, and manufacturing our next-generation, high-performance, power-efficient cellular chips and system-on-chips (SoC). Your role will be pivotal in ensuring that Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. By joining this group, you'll be responsible for developing and building the technology that powers Apple's devices. We invite you to join us in delivering the next groundbreaking Apple products!In this highly visible position as a key technical member of the Cellular Power Performance Area & Cost optimization team, you'll play a crucial role in improving the Power, Performance, Area, and Cost efficiency metrics of Apple Cellular silicon. Your responsibilities will include optimizing Design and Implementation methodologies for cellular chips to achieve best-in-class efficiency metrics across all PPA dimensions. You'll identify and drive improvement opportunities through custom/semi-custom flows, IP development, design technology co-optimization, and advanced analytics. With practical design knowledge, you'll help differentiate and streamline Apple's silicon engineering methods.

Description

Description As a PPAC Optimization Engineer, you'll optimize the design and implementation methodology for cellular chips across multiple focus areas including area efficiency, power optimization, and design technology co-optimization. Your primary responsibilities will involve optimizing Power, Performance, Area, and Cost efficiency metrics through various approaches:- Identify utilization bottlenecks in physical design and develop architectural, design, and implementation-level solutions to improve utilizations.- Develop and implement Vmin and power optimization methodologies- Perform design technology co-optimization analysis, including optimal voltage point analysis for performance/power curves and identification of scaling trends and bottlenecks in new technology nodes- Collaborate closely with technology and IP teams to enhance efficiency through custom and semi-custom IP development- Conduct in-depth analysis of Frontend and Backend databases, as well as post-silicon data, to identify critical issues and improve PPA- Work closely with silicon technology, front-end, physical design, CAD, and other teams to develop innovative solutions and implement them on test chips

EEO Notice

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .

Job ID: 489167825
Originally Posted on: 8/13/2025

Want to find more Construction opportunities?

Check out the 167,102 verified Construction jobs on iHireConstruction